68精品久久久久久欧美,最近中文字幕完整在线看一,久久亚洲男人天堂,最近中文字幕完整视频高清1

你好!歡迎來到深圳市穎特新科技有限公司!
語言
當(dāng)前位置:首頁 >> Winbond/華邦 >> 利基型動態(tài)隨機存取內(nèi)存 >> DDR3 SDRAM >> 華邦 W632GU6MB

華邦 W632GU6MB

W632GU6MB

Density128Mbitx16 8BanksStatus
Vcc1.283Vto1.45VFrequency667 / 800 / 933 / 1066 MHz
PackageTemperature RangeC-temp, I-temp, Automotive
Feature ListThe W632GU6MB is a 2G bits DDR3L SDRAM and speed involving -09, -11, -12, -15, 09I, 11I, 12I, 15I, 09J, 11J, 12J and 15J.


產(chǎn)品特點
Power Supply: VDD, VDDQ = 1.35V(typ.), VDD, VDDQ=1.283V to 1.45V
Backward compatible to VDD, VDDQ=1.5V ± 0.075 V
Double Data Rate architecture: two data transfers per clock cycle
Eight internal banks for concurrent operation
8 bit prefetch architechure
CAS Latency: 5, 6, 7, 8, 9, 10, 11, 13 and 14
Burst length 8 (BL8) and burst chop 4 (BC4) modes: fixed via mode register (MRS) or selectable On-The-Fly (OTF)
Programmable read burst ordering: interleaved or nibble sequential
Bi-directional, differential data strobes (DQS and DQS#) are transmitted / received with data
Edge-aligned with read data and center-aligned with write data
DLL aligns DQ and DQS transitions with clock 
Differential clock inputs (CK and CK#)
Commands entered on each positive CK edge, data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
Posted CAS with programmable additive latency (AL = 0, CL -1 and CL -2) for improved command, address and data bus efficiency
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL)
Auto-precharge operation for read and write bursts
Refresh, Self-Refresh, Auto Seif- refresh (ASR) and Partial array self refresh (PASR)
Precharged Power Down ans Active Power Down
Data masks (DM) for write data
Programmable CAS Write Latency (CWL) per operating frequency
Write Latency WL = AL + CWL
Multi purpose register (MPR) for readout a predefined system timing calibration bit sequence
System level timing calibration support via write leveling and MPR read pattem
ZQ Calibration for output driver and ODT using extermal reference resistor to ground
Asynchronous RESET# pin for Power-up initialization sequence reset function
Programmable on-die termination (ODT) for data, data mask and differential strobe pairs
Dynamic ODT mode for improved signal integrity and preselectable termination impedances during writes
2K Byte page size
Package VFBGA 96 Ball (7.5x13 mm2 ), RoHS compliant

編輯:admin  最后修改時間:2018-05-30   瀏覽:27

上一篇:華邦 W632GG6MB
下一篇:
聯(lián)系方式

0755-82591179

傳真:0755-82591176

郵箱:vicky@yingtexin.net

地址:深圳市龍華區(qū)民治街道民治大道973萬眾潤豐創(chuàng)業(yè)園A棟2樓A08

Copyright © 2014-2023 穎特新科技有限公司 All Rights Reserved.  粵ICP備14043402號-4

伊吾县| 团风县| 聂荣县| 集贤县| 洪雅县| 体育| 黎城县| 南漳县| 赤水市| 秦安县| 额敏县| 大姚县| 府谷县| 新竹市| 红河县| 那曲县| 东至县| 太白县| 台山市| 嵊州市| 林西县| 浠水县| 子长县| 满城县| 大足县| 克山县| 德昌县| 西城区| 汝城县| 霍城县| 文水县| 宜春市| 永靖县| 陵水| 芷江| 瓮安县| 青川县| 龙南县| 郴州市| 农安县| 黑河市|