68精品久久久久久欧美,最近中文字幕完整在线看一,久久亚洲男人天堂,最近中文字幕完整视频高清1

你好!歡迎來(lái)到深圳市穎特新科技有限公司!
語(yǔ)言
當(dāng)前位置:首頁(yè) >> Winbond/華邦 >> 利基型動(dòng)態(tài)隨機(jī)存取內(nèi)存 >> DDR3 SDRAM >> 華邦 W631GU8MB

華邦 W631GU8MB

W631GU8MB

Density128Mbitx8 8BanksStatus
Vcc1.283V to 1.45VFrequency667 / 800 / 933 / 1066 MHz
PackageTemperature RangeC-temp, I-temp
Feature ListThe W631GU8MB is a 1G bits DDR3L SDRAM and speed involving -09, 09I, 09J, -11, 11I, 11J, -12, 12I, 12J, -15, 15I and 15J


產(chǎn)品特點(diǎn)
Power Supply: 1.35V (typ.), VDD, VDDQ = 1.283V to 1.45V
Backward compatible to VDD, VDDQ = 1.5V ± 0.075V
Double Data Rate architecture: two data transfers per clock cycle 
Eight internal banks for concurrent operation 
8 bit prefetch architecture 
CAS Latency: 5, 6, 7, 8, 9, 10, 11, 13 and 14 
Burst Length 8(BL8) and burst chop 4 (BC4) modes: fixed via mode register (MRS) or selectable On-The-Fly (OTF) 
Programmable read burst ordering: interleaved or nibble sequential 
Bi-directional, differential data strobes (DQS and /DQS# ) are transmitted / received with data 
Edge-aligned with Read data and center-aligned with Write data 
DLL aligns DQ and DQS transitions with clock 
Differential clock inputs (CK and /CK# ) 
Commands entered on each positive CK edge, data and data mask are referenced to both edges of a differential data strobe pair (double data rate)
Posted CAS with programmable additive latency (AL = 0, CL - 1 and CL - 2) for improved command, address and data bus efficiency 
Read Latency = Additive Latency plus CAS Latency (RL = AL + CL) 
Auto-precharge operation for read and write bursts 
Refresh, Self-Refresh, Auto Self-refresh (ASR) and Partial array self refresh (PASR) 
Precharged Power Down and Active Power Down 
Data masks (DM) for write data 
Programmable CAS Write Latency (CWL) per operating frequency 
Write Latency WL = AL + CWL 
Multi purpose register (MPR) for readout a predefined system timing calibration bit sequence 
System level timing calibration support via write leveling and MPR read pattern 
ZQ Calibration for output driver and ODT using external reference resistor to ground 
Asynchronous RESET# pin for Power-up initialization sequence and reset function 
Programmable on-die termination (ODT) for data, data mask and differential strobe pairs 
Dynamic ODT mode for improved signal integrity and preselectable termination impedances during writes
1K Byte page size
Interface: SSTL_15
Package VFBGA78 Ball (8x10.5mm2), RoHS compliant

編輯:admin  最后修改時(shí)間:2018-05-30   瀏覽:7

上一篇:華邦 W6351G6KB
下一篇:華邦 W631GU6MB
聯(lián)系方式

0755-82591179

傳真:0755-82591176

郵箱:vicky@yingtexin.net

地址:深圳市龍華區(qū)民治街道民治大道973萬(wàn)眾潤(rùn)豐創(chuàng)業(yè)園A棟2樓A08

Copyright © 2014-2023 穎特新科技有限公司 All Rights Reserved.  粵ICP備14043402號(hào)-4

房产| 鄂伦春自治旗| 铜山县| 教育| 额尔古纳市| 克什克腾旗| 南投县| 富阳市| 敦煌市| 麟游县| 弥勒县| 凤城市| 邵武市| 大足县| 山阳县| 十堰市| 托克托县| 彰武县| 谷城县| 广安市| 子洲县| 光山县| 陵水| 垣曲县| 长沙市| 华亭县| 崇文区| 英超| 昭觉县| 金门县| 衡山县| 青海省| 华蓥市| 咸阳市| 油尖旺区| 闽侯县| 酉阳| 佛山市| 祁阳县| 淮北市| 凤山市|